# CORNERSTONE MPW DESIGN RULES: Ge-on-Si MPW #5 September 2024



# SIGN-UP DEADLINE: 04/10/2024 MASK SUBMISSION DEADLINE: 30/10/2024

# **1 TERMS & CONDITIONS AND COST**

All design submissions must agree with the terms and conditions:

www.cornerstone.sotonfab.co.uk/terms-and-conditions

Under no circumstances will we accept designs without agreement with the terms.

Therefore, we strongly recommend that the terms and conditions are pre-authorised by your institution prior to the mask submission date.

A purchase order (PO) must be uploaded at the same time as submitting your mask design in order pay the access fee, detailed in *Table 1* below. Purchase orders will not be accepted via email.

| Design Area [mm²]                                                   | 15.45 x 11.47 | Delivery Time |
|---------------------------------------------------------------------|---------------|---------------|
| Access Cost (Priority)*                                             | £13,750       | 5 weeks       |
| Access Cost (Standard)*                                             | £11,000       | 10 weeks      |
| Access cost for staff and students<br>employed at UK Universities** | £O            | 10 weeks      |
| Access cost for enterprises based<br>in UK <sup>+</sup>             | 50% off       | As above      |

| Table  | 1 – Access                              | cost | and | deliver | v time.     |
|--------|-----------------------------------------|------|-----|---------|-------------|
| I GOIC | /////////////////////////////////////// | 0001 | and | aciivei | <i>y</i> mm |

\*Quoted prices are exclusive of VAT, import duties/customs fees, withholding taxes etc.

\*\* Access costs for staff and students employed at UK Universities is funded under the Engineering and Physical Sciences Research Council (EPSRC) CORNERSTONE 2.5 project (EP/W035995/1). Free-of-charge access is limited to 1 design area per research group.

# <u>†Are you a UK company?</u>

UK companies may be eligible for a 50% discount on the cost of this MPW run with support from the CORNERSTONE Photonics Innovation Centre (C-PIC) (EP/Z531066/1), funded by

UK Research and Innovation. Support will be provided under the Subsidy Control Act (2022) via Minimal Financial Assistance. To be eligible you will need to demonstrate the potential impact of receiving assistance against one or more of the following categories: impact on jobs and skills, access to new technology, accelerating product development. Following submission of your sign-up form, you will receive correspondence with more details of how this support will be provided. The support is only available to UK companies using CORNERSTONE for prototyping and product development.

Priority batches are designed to accelerate delivery times by utilizing expedited services for obtaining reticles, prioritizing access to cleanroom tools, working out-of-hours, and simplifying intermittent quality checks during the fabrication process, instead relying on the inherent repeatability of the lithography and etching processes. Additionally, the submitted layouts will not undergo further inspection against design rules after the submission deadline. Consequently, users opting for the priority option are required to submit designs that pass the Design Rule Check (DRC) on or before the submission deadline. The CORNERSTONE team would be grateful for the opportunity to work with you prior to the submission deadline to ensure your designs pass DRC. For more information, please visit our website: www.cornerstone.sotonfab.co.uk/design-rules

For information about setting up CORNERSTONE as a supplier to your institution, please contact <u>cornerstone@soton.ac.uk</u>.

# 2. DESIGN RULE CHANGES FROM PREVIOUS CALL (MPW #4)

• No change

# 3. IPKISS PROCESS DESIGN KIT

For the greatest functionality, we recommend that you use Luceda's IPKISS software to access the process design kit (PDK), after purchasing the required license. The IPKISS platform enables the automation and integration of all aspects of your photonic design flow in one tool, using one standard language. The PDK can be used in either IPKISS' Python coding environment or in the GUI of Siemens EDA L-Edit by using the IPKISS Link for Siemens EDA.

To obtain a copy of the software and a license key, please contact Luceda by sending an email to <u>info@lucedaphotonics.com</u>, specifying that you require a license for CORNERSTONE PDK usage. Luceda will contact you within 1-2 working days following the receipt of your request to provide a quote for the license. Of course, if you already have a valid license, the PDK can be accessed free of charge.

For more information, please visit <u>www.lucedaphotonics.com</u>.

Once you have access to the Luceda software, in order to obtain a copy of the CORNERSTONE PDK, please contact Luceda support at <u>info@lucedaphotonics.com</u>. An account will be created for you at support.lucedaphotonics.com for any technical support on Luceda's IPKISS software or the CORNERSTONE PDK implementation.

We also have a PDK available for download in .gdsll format.

# 4. PROCESS FLOW

For this call, the patterns will be processed on a single-side polished silicon wafer, with the following nominal parameters:

- Crystalline silicon (Si) substrate
- Crystalline germanium (Ge) core layer (100)-oriented with a thickness  $h_{wg}$  = 3  $\mu$ m ± 200 nm

We will offer one germanium etch process: 1) a partial germanium etch of 1.8  $\mu$ m, followed by a dicing process to form optical facets for edge couplers.

The schematic description of the process flow is given below:

1. Starting Ge-on-Si substrate



2. Hard mask (SiO<sub>2</sub>) deposition – 400nm



3. Resist patterning for grating couplers and waveguides - GDS layer 303&304



4. Hard mask etch



5. Partial Ge etch – 1.8 µm ± 200 nm



# 6. Resist strip



# 7. Hard mask HF etch



8. Facet preparation by dicing

If you require any alternative processing steps (e.g. custom etch depths), we may be able to perform them for a suitable charge. Email <u>cornerstone@soton.ac.uk</u> with your request.

#### **5. DESIGN RULES**

It is important that designs conform to the following design rules to ensure clarity and correct processing.

#### **5.1 DESIGN AREA**

The standard user cell has dimensions of 15.45 x 11.47 mm<sup>2</sup>.

#### 5.1.1 PHYSICAL DIE SIZE

The physical size of the dies you will receive is approximately  $11.4 \times 16.5 \text{ mm}^{2}$ , as shown in Figure 1.



Figure 1-Dicing process and physical die dimensions after dicing.

The east and west facets will be diced to produce optical facets for edge coupling. Therefore, if you require edge couplers, ensure that your waveguides extend fully into the bleed region defined as a 35 µm strip at the edge of the east and west edges (see Section **Error! Reference source not found.**). As this region will be diced, ensure that no other devices extend into this region.



Figure 2 – Bleed area for the dicing process for edge couplers.

# 5.2 GDS LAYERS

Each lithographic step in the fabrication process flow is identified by a specific GDS layer/s. These are as follows:

<u>Germanium Etch 1 (Waveguide layer) – GDS Layer 303 (Light field) & GDS Layer 304 (Dark field) – etch depth: 1.8 µm ± 200 nm.</u>

This layer defines waveguides and is split into two separate GDS layer numbers, patterned into the same resist and etched together:

<u>GDS Layer 303</u>: Drawn objects on this layer will be protected from the germanium etch. Users should draw the waveguides and any other features to remain following 1.8  $\mu$ m germanium etching. During fracturing processing, this will be translated into a pattern that defines 20  $\mu$ m wide trenches on either side of the waveguides drawn in GDS layer 303 (see Figure 3).

If you require waveguide trenches that are a different width, refer to the guidelines for generating the trenches in Section **Error! Reference source not found.**. You can complete these steps yourself and modify the growth function dimension in step 1.



<u>GDS Layer 304</u>: Drawn objects on this layer will be exposed to the 1.8 µm germanium etch. An example photonic crystal structure is shown in Figure 4. The important thing to note here is that the waveguide layer drawn in GDS layer 303 should overlap the structures drawn in GDS layer 304, so that when the 20 µm trenches are generated by CORNERSTONE, a continuous waveguide remains.



Figure 4 – Example photonic crystal structure using GDS Layers 303 & 304.

<u>Bleed area – GDS Layer 98</u>

This layer defines the bleed area that will be diced on the east and west facets, as shown in Figure 2.

### <u>Cell Outline – GDS Layer 99</u>

This layer defines the design space boundaries (15.45 x 11.47 mm<sup>2</sup>).

#### Labels – GDS Layer 100

This layer defines text labels, which will be merged with Germanium Etch 1 (Waveguides) by the CORNERSTONE team.

Note: You do not need to add fabrication alignment marks to your design. Layer-to-layer alignment marks will be added by the CORNERSTONE team, placed outside the design area.

# 5.3 MINIMUM FEATURE SIZES, TARGET CRITICAL DIMENSIONS AND OTHER DESIGN RULES

- Minimum feature sizes, minimum gaps, and maximum feature widths for each GDS layer are detailed in Table 2.
- The target critical dimension for each GDS layer is listed in Table 2. Note that other feature sizes may have a small dimensional bias.

# 5.4 DESIGN RULES SUMMARY

A summary of the design rules and GDS layer numbers described in this section is detailed in *Table 2* below.

| Layer description | GDS<br>number | Field | Min.<br>feature<br>size | Min. gap | Target lithography critical dimension |
|-------------------|---------------|-------|-------------------------|----------|---------------------------------------|
| Germanium Etch 1  | 303           | Light | 700 nm                  | 700 nm   | 700 nm                                |
| (1.8 µm ± 200 nm) | 304           | Dark  | 700 nm                  | 700 nm   | 700 hm                                |
| Bleed area        | 98            | N/a   | N/a                     | N/a      | N/a                                   |
| Cell Outline      | 99            | N/a   | N/a                     | N/a      | N/a                                   |
| Labels*           | 100           | Dark  | 700 nm                  | 700 nm   | N/a                                   |

#### Table 2 – Design rules summary.

\*Features drawn in the Labels layer will be merged into Germanium Etch 1 by the CORNERSTONE team.

In order to help you ensure that you comply with the design rules, you can download and execute the KLayout pre-DRC script or use L-edit DRC file provided by CORNERSTONE on our website <u>www.cornerstone.sotonfab.co.uk/design-rules</u> (note that the automatic DRC will not check all of the design rules, so it remains very important to read the design rules in detail).

For users choosing the priority option, it is essential to provide DRC-free mask layouts on or before the submission deadline. Therefore, users planning to initiate a priority batch should run the L-edit DRC file and confirm that the submitted design is free of design rule issues before the submission deadline. The CORNERSTONE team will not undertake postsubmission DRC for priority access users to shorten the delivery timeline.

MPW users will have an opportunity to attend 1-to-1 Drop-in Sessions to pre-review mask layouts before the submission deadline, using this <u>link</u> to book a 20-mins session.

# **5.5 FILE FORMAT**

Designs must be submitted in a Graphical Database System file (extension .gdsll) or Open Artwork System Interchange Standard (extension .oas) format. Ensure a manufacturing grid size of 1 nm is used, as per the CORNERSTONE GDSII Template file.

We recommend dedicated lithography editing software be used in the design of the .gdsll or .oas file.

# 5.6 GDSII TEMPLATE FILE

A .gdsll template file has been made available on our website containing the information described in this section. Ensure that all submitted designs fit within the specified area, and that only the designated GDS layer numbers are used.

# 6 QUALITY ASSESSMENT

This fabrication run will be qualified by characterising a standard test pattern that is included on the chip (not part of the user cell). The test structures that will be checked after fabrication are reported in Table 3 below, together with the values that are targeted by the CORNERSTONE platform.

#### Table 3 – Quality assessment parameters.

| Test structure                     | Parameter        | Value                                          |
|------------------------------------|------------------|------------------------------------------------|
| Straight single mode rib waveguide | Propagation loss | < 5 dB/cm for TE<br>mode at $\lambda$ = 3.8 µm |

#### 7 MASK SUBMISSION PROCEDURE

In order to be eligible to submit a design you must first sign-up to this call using the online form found using the link below. This is in order to enable us to prepare the necessary paperwork and plan the fabrication process effectively. The sign-up deadline is found at the top of this document.

www.cornerstone.sotonfab.co.uk/mpw-sign-up-form

Under no circumstances will we accept any design submissions for which we have not received a sign-up form.

After completing the sign-up form, when you are ready to submit your mask design on or before the mask submission deadline listed at the top of this document, follow the link below to the CORNERSTONE website mask submission page:

www.cornerstone.sotonfab.co.uk/gds-file-upload

A purchase order (PO) must be uploaded to this form to pay the access fee. Purchase orders will not be accepted via email. If you are accessing this call free of charge, benefitting from the CORNERSTONE 2.5 funding, simply upload a blank file.

You must also upload your design file to the submission form. Ensure that the top cell in your design file is titled 'Cell0\_[Name of Institution]'.

For information about setting up CORNERSTONE as a supplier to your institution, or if you encounter any problems with the online forms, please contact <u>cornerstone@soton.ac.uk</u>.

# 8 MASK PROCESSING PERFORMED BY CORNERSTONE

Upon receipt of your .gdsll file, the CORNERSTONE team will perform the following mask processing steps in order to produce the final mask, based on the descriptions provided in Section 5.2:

<u>Germanium Etch 1 (Waveguide layer) – GDS Layer 303 (Light field) & GDS Layer 304 (Dark</u> <u>field) – etch depth: 1.8 µm ± 200 nm:</u>

- 1. Grow Waveguide Etch layer (GDS layer 303) by 20 µm in all directions.
- 2. Subtract the Waveguide Etch layer (GDS layer 303) from the output of (1) to produce the etch trenches around the drawn waveguides.
- 3. Merge the output of (2) with the dark field Waveguide Etch layer (GDS layer 304) and the Labels layer (GDS layer 100).

# 9 TECHNICAL SUPPORT

If you have any questions relating to the fabrication process or design rules, please contact the CORNERSTONE team (<u>cornerstone@soton.ac.uk</u>).

#### **10 CHIP DELIVERY**

A total of 5 replica cells will be delivered to each user. The delivery time schedule can be found in Table 1.

#### **11 FEEDBACK**

Feedback is essential to the CORNERSTONE team. It is required to ensure a continuous improvement to the quality of our services. It is also evidence on the user satisfaction, and a measure to what extent we were able to meet user requirements. Therefore, we kindly ask our users to provide feedback to us, including device performance data, SEM images, future interests for the CORNERSTONE project etc. A feedback form will be sent to you along with your chips.

Alternatively, email cornerstone@soton.ac.uk with your comments.

# **12 PUBLICATIONS**

If you are benefitting from free-of-charge access via the CORNERSTONE 2.5 funding, please include the following statement in the "Funding" section of any publications:

"The chip fabrication for this research was funded by the Engineering and Physical Sciences Research Council (EPSRC) CORNERSTONE 2.5 (EP/W035995/1) project."

If you are benefitting from subsidised access via the C-PIC funding, please include the following statement in the "Funding" section of any publications:

"The chip fabrication for this research was funded by the Engineering and Physical Sciences Research Council (EPSRC) C-PIC (EP/Z531066/1) project."

This is important to us to be able to demonstrate impact from the funding.

If you are a paying user, we kindly ask that you include CORNERSTONE in the "Acknowledgments" section of any publications that result from the chips you receive from CORNERSTONE.